## **University of Mumbai**

Examinations Commencing from  $23^{rd}$  December 2020 to  $6^{th}$  January 2021 and from  $7^{th}$  January 2021 to  $20^{th}$  January 2021

Program: Computer Engineering Curriculum Scheme: Rev2019 Examination: SE Semester III

Course Code: CSC304 and Course Name: Digital Logic and Computer Architecture

Time: 2 hour Max. Marks: 80

| Q1.<br>40 | Choose the correct option for following questions. All the Questions are compulsory and carry equal marks (2 marks each) |
|-----------|--------------------------------------------------------------------------------------------------------------------------|
| Marks     |                                                                                                                          |
| 1         | Consider the (722.47) into an indepth of a decimal and a subset                                                          |
| 1.        | Convert number( 723.17) <sub>8</sub> into equivalent hexadecimal number                                                  |
| Option A: | (0D3.3C)16                                                                                                               |
| Option B: | (1D3.3C)16                                                                                                               |
| Option C: | (1E3.3C)16                                                                                                               |
| Option D: | (1D3.4C)16                                                                                                               |
| 2.        | What is the equivalent of (52) <sub>10</sub> in Gray code                                                                |
| Option A: | 110100                                                                                                                   |
| Option B: | 1011101                                                                                                                  |
| Option C: | 111000                                                                                                                   |
| Option D: | 101110                                                                                                                   |
|           |                                                                                                                          |
| 3.        | As per Boolean Laws which of the expressions results in 0                                                                |
|           | (i) A+A                                                                                                                  |
|           | (ii) A.A                                                                                                                 |
|           | (iii)A.0                                                                                                                 |
|           | (iv) A. 1                                                                                                                |
| Option A: | ii only                                                                                                                  |
| Option B: | ii & iii                                                                                                                 |
| Option C: | iii only                                                                                                                 |
| Option D: | ii,iii,iv                                                                                                                |
|           |                                                                                                                          |
| 4.        | For a 4 bit number what is the range of 2's complement representation? Also                                              |
|           | perform (5) <sub>10</sub> -(7) <sub>10</sub> using 2's complement method                                                 |
| Option A: | -7 to +7 , 1101                                                                                                          |
| Option B: | -8 to +8 , 1110                                                                                                          |
| Option C: | -8 to +7 , 1110                                                                                                          |
| Option D: | -7 to +8 , 1101                                                                                                          |
| 5         | Arrange the stone for obtaining IEEE representation of floating point in arrange                                         |
| 5.        | Arrange the steps for obtaining IEEE representation of floating point in proper format                                   |
|           |                                                                                                                          |
|           | 1) calculate the biased exponent                                                                                         |

|                   | 2) someout to binom.                                                                                                                     |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------|
|                   | 2) convert to binary                                                                                                                     |
| Ontion A.         | 3) convert to normalized form                                                                                                            |
| Option A:         | 1,2,3                                                                                                                                    |
| Option B:         | 3,2,1                                                                                                                                    |
| Option C:         | 2,3,1                                                                                                                                    |
| Option D:         | 2,1,3                                                                                                                                    |
| 6.                | In Restoring division Algorithm if A<0 then which of the following is immediate step (Assume M as Dividend Q as Divisor and A as result) |
| Option A:         | $Q_0 = 0$                                                                                                                                |
| Option B:         | A= A +M                                                                                                                                  |
| Option C:         | Q <sub>0</sub> =0 & A=A-M                                                                                                                |
| Option D:         | Q <sub>0</sub> =0 & A=A+M                                                                                                                |
|                   |                                                                                                                                          |
| 7.                | In full adder, Boolean expression of sum will be                                                                                         |
| Option A:         | S=A XOR B                                                                                                                                |
| Option B:         | S=A XOR B                                                                                                                                |
| Option C:         | S = A XOR B XOR C                                                                                                                        |
| Option D:         | S = A XOR B XOR C                                                                                                                        |
| Ծրոսու <b>D</b> . | S = A XOR B XOR C                                                                                                                        |
|                   |                                                                                                                                          |
| 8.                | Which of the following Two's Complement binary numbers is equivalent to decimal                                                          |
|                   | <b>-75</b> ?                                                                                                                             |
| Option A:         | 1001011                                                                                                                                  |
| Option B:         | 1001100                                                                                                                                  |
| Option C:         | 0001100                                                                                                                                  |
| Option D:         | 0110101                                                                                                                                  |
|                   |                                                                                                                                          |
| 9.                | Identify the type of addressing mode Instruction  OPCODE Address  memory  Pointer to operand  Operand                                    |
| Option A:         | Register Addressing mode                                                                                                                 |
|                   |                                                                                                                                          |
| Option B:         | Register Indirect Addressing mode                                                                                                        |
|                   | Register Indirect Addressing mode  Direct Addressing mode                                                                                |
| Option B:         | Register Indirect Addressing mode                                                                                                        |

| 4.0       |                                                                                    |
|-----------|------------------------------------------------------------------------------------|
| 10.       | Choose appropriate sequence of instruction cycle                                   |
| Option A: | Instruction fetch, Instruction address calculation, Instruction decode, operand    |
|           | address calculation, fetch operand, data operation, operand address calculation,   |
|           | operand store                                                                      |
| Option B: | Instruction address calculation, Instruction fetch, operand address calculation    |
|           | fetch operand, Instruction decode, data operation, operand address calculation and |
|           | operand store                                                                      |
| Option C: | Instruction address calculation, Instruction fetch, Instruction decode, operand    |
|           | address calculation , fetch operand, data operation , operand address calculation, |
|           | operand store                                                                      |
| Option D: | Instruction address calculation, Instruction fetch, Instruction decode, operand    |
|           | address calculation, fetch operand, operand address calculation, operand store,    |
|           | data operation                                                                     |
|           |                                                                                    |
| 11.       | Basic task for control unit is                                                     |
| Option A: | To perform logical operations                                                      |
| Option B: | Execution                                                                          |
| Option C: | To initiate the resources                                                          |
| Option D: | To decode instructions and generate control signal                                 |
|           |                                                                                    |
| 12.       | A micro instruction has                                                            |
| Option A: | Control field                                                                      |
| Option B: | Address field                                                                      |
| Option C: | Status field                                                                       |
| Option D: | Both control and address field                                                     |
|           |                                                                                    |
| 13.       | Microprogram consisting of is stored in control memory of control unit             |
| Option A: | instructions                                                                       |
| Option B: | micro instructions                                                                 |
| Option C: | micro program                                                                      |
| Option D: | macro program                                                                      |
|           |                                                                                    |
| 14.       | In memory Hierarchy which is the fastest memory                                    |
| Option A: | SRAM                                                                               |
| Option B: | DRAM                                                                               |
| Option C: | Register                                                                           |
| Option D: | Cache                                                                              |
|           |                                                                                    |
| 15.       | The correspondence between the main memory blocks and those in the cache is        |
|           | given by                                                                           |
| Option A: | Mapping function                                                                   |
| Option B: | Hash function                                                                      |
| Option C: | Locale function                                                                    |
| Option D: | Assign function                                                                    |
| <u> </u>  |                                                                                    |
| 16.       | Consider a direct mapped cache of size 64 KB with block size 16 bytes. The CPU     |
|           | generates 28-bit addresses. The number of bits needed for cache indexing are       |
|           | respectively are:                                                                  |
|           |                                                                                    |

| Option A:           | 13                                                                                    |
|---------------------|---------------------------------------------------------------------------------------|
| Option B:           | 10                                                                                    |
| Option C:           | 12                                                                                    |
| Option D:           | 11                                                                                    |
| option 2.           |                                                                                       |
| 17.                 | In Instruction Pipelining Structural Hazard means                                     |
| Option A:           | any condition in which either the source or the destination operands of an            |
|                     | instruction are not available at the time expected in the pipeline                    |
| Option B:           | a delay in the availability of an instruction causes the pipeline to stall            |
| Option C:           | the situation when two instructions require the use of a given hardware resource at   |
|                     | the same time.                                                                        |
| Option D:           | When a data gets overwritten by branching                                             |
|                     |                                                                                       |
| 18.                 | Identify the Type of Flynn's Classification of Parallel Processing                    |
|                     | Instruction Memory Control Unit Processing Unit Data Memory                           |
|                     | Instruction Stream Data Stream                                                        |
|                     | Instruction Memory Control Unit Processing Unit Data Memory                           |
|                     | Instruction Stream Data Stream                                                        |
|                     | Instruction Memory Control Unit Processing Unit Data Memory                           |
|                     | $\xrightarrow{\hspace*{1cm}} \xrightarrow{\hspace*{1cm}} \xrightarrow{\hspace*{1cm}}$ |
|                     | Instruction Stream Data Stream                                                        |
| Option A:           | SISD                                                                                  |
| Option B:           | SIMD                                                                                  |
| Option C:           | MISD                                                                                  |
| Option D:           | MIMD                                                                                  |
|                     |                                                                                       |
| 19.                 | To resolve the clash over the access of the System Bus we use                         |
| Option A:           | BUS arbitrator                                                                        |
| Option B:           | Multiple BUS                                                                          |
| Option C:           | Priority access                                                                       |
| Option D:           | virtual access                                                                        |
|                     |                                                                                       |
| 20.                 | SIMD represents an organization that                                                  |
| Option A:           | refers to a computer system capable of processing several programs at the same time.  |
|                     |                                                                                       |
| Option B:           |                                                                                       |
| Option B:           | represents organization of a single computer containing a control unit, processor     |
| Option B: Option C: |                                                                                       |

| Q2       | Solve any Four out of Six (5 marks each)                                       |
|----------|--------------------------------------------------------------------------------|
| 20 Marks |                                                                                |
|          | Show the mathematical step for the following conversion                        |
|          | i) Convert decimal (123.25) to its equivalent octal                            |
| A        | ii) Convert decimal (123.25) to its equivalent hexadecimal                     |
|          | iii) Convert Hexadecimal (ABCD) to its equivalent binary                       |
|          | iv) Convert binary (10111100) to equivalent gray code                          |
|          | v) Convert decimal (1543) to Excess-3 code                                     |
| В        | Write short note on Von-Neumann Model                                          |
| С        | Explain the single and double precision format for representing floating point |
|          | number using IEEE 754 standards                                                |
| D        | Define Instruction cycle. Explain it with a detailed state diagram.            |
| Е        | Differentiate between static RAM and dynamic RAM.                              |
| Б        | What are the functions of following Register                                   |
| F        | 1. IR 2. PC 3. MAR 4. MDR 5. SP                                                |

| Q3.<br>20 marks |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A               | Solve any Two Questions out of Three (5 marks each)                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| i)              | Write a micro program for the instruction ADD A, B (Register A and B are added and the result is stored at Register A.)                                                                                                                                                                                                                                                                                                                                                                   |
| ii)             | Differentiate between Hardwired control unit and Micro programmed control unit                                                                                                                                                                                                                                                                                                                                                                                                            |
| iii)            | Explain memory Hierarchy                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| В               | Solve any One Question out of two (10 marks each)                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| i)              | A program having 10 instructions (without Branch and Call instructions) is executed on non-pipeline and pipeline processors. All instructions are of the same length and having 4 pipeline stages and time required to each stage is 1nsec. (Assume the four stages as Fetch Instruction ,Decode Instruction, Execute Instruction, Write Output) i. Calculate time required to execute the program on Non-pipeline and Pipeline processor. Ii Show the pipeline processor with a diagram. |
| ii)             | Draw the flowchart of Restoring Division Algorithm & perform 10 /3 using this Algorithm                                                                                                                                                                                                                                                                                                                                                                                                   |